Loading...
Thumbnail Image
Item

FPGA Based Binary Heap Implementation: With an Application to Web Based Anomaly Prioritization

Alam, Md Monjur
Citations
Altmetric:
Abstract

This thesis is devoted to the investigation of prioritization mechanism for web based anomaly detection. We propose a hardware realization of parallel binary heap as an application of web based anomaly prioritization. The heap is implemented in pipelined fashion in FPGA platform. The propose design takes O(1) time for all operations by ensuring minimum waiting time between two consecutive operations. We present the various design issues and hardware complexity. We explicitly analyze the design trade-offs of the proposed priority queue implementations.

Description
Date
2015-05-09
Journal Title
Journal ISSN
Volume Title
Publisher
Research Projects
Organizational Units
Journal Issue
Keywords
Web Anomaly, FPGA, Priority Queue, Verilog
Citation
Embedded videos